4-6. A sequential circuit with two D flip-flops A and B, two inputs X and Y, and one output Z is specified by the following input equations:

$$D_A = XA + \bar{X}\bar{Y}, \qquad D_B = XB + \bar{X}A, \qquad Z = \bar{X}B$$

- (a) Draw the logic diagram of the circuit.
- (b) Derive the state table.
- (c) Derive the state diagram.
- (d) Is this a Mealy or a Moore machine?

### Solution 4.6:

a) According to the input equations and output equation, the logic diagram is:



## **Problems 4.6-Continue before:**

b) According to the input equations and output equation, the state table is:

| Pres | sent | Inpu | uts | N  | ext | Output |
|------|------|------|-----|----|-----|--------|
| sta  | ate  |      | _   | st | ate |        |
| Α    | В    | X    | Υ   | Α  | В   | Z      |
| 0    | 0    | 0    | 0   | 1  | 0   | 0      |
| 0    | 0    | 0    | 1   | 0  | 0   | 0      |
| 0    | 0    | 1    | 0   | 0  | 0   | 0      |
| 0    | 0    | 1    | 1   | 0  | 0   | 0      |
| 0    | 1    | 0    | 0   | 1  | 0   | 1      |
| 0    | 1    | 0    | 1   | 0  | 0   | 1      |
| 0    | 1    | 1    | 0   | 0  | 1   | 0      |
| 0    | 1    | 1    | 1   | 0  | 1   | 0      |
| 1    | 0    | 0    | 0   | 1  | 1   | 0      |
| 1    | 0    | 0    | 1   | 0  | 1   | 0      |
| 1    | 0    | 1    | 0   | 1  | 0   | 0      |
| 1    | 0    | 1    | 1   | 1  | 0   | 0      |
| 1    | 1    | 0    | 0   | 1  | 1   | 1      |
| 1    | 1    | 0    | 1   | 0  | 1   | 1      |
| 1    | 1    | 1    | 0   | 1  | 1   | 0      |
| 1    | 1    | 1    | 1   | 1  | 1   | 0      |

c) According to the state table, the state diagram is:



4-7. \*A sequential circuit has three D flip-flops A, B, and C, and one input X. The circuit is described by the following input equations:

$$D_A = (B\overline{C} + \overline{B}C)X + (BC + \overline{B}\overline{C})\overline{X}$$
  $D_B = A$   $D_C = B$ 

- (a) Derive the state table for the circuit.
- (b) Draw two state diagrams, one for and the other for X = 1.

### Solution 4.7:

(a) State equations : $A_{n+1} = (B\overline{C} + \overline{B}C)X + (BC + \overline{B}\overline{C})\overline{X}$ ,  $B_{n+1} = A$ ,  $C_{n+1} = B$  现态下标n省略

|     |        |      | able . |    |       |     | o) State diagrams.                                                        |
|-----|--------|------|--------|----|-------|-----|---------------------------------------------------------------------------|
| Pre | sent s | tate | Input  | Ne | xt st | ate |                                                                           |
| A   | В      | C    | X      | A  | В     | C   | $(000) \longrightarrow (100) \longrightarrow (110) \longrightarrow (011)$ |
| 0   | 0      | 0    | 0      | 1  | 0     | 0   | X = 0                                                                     |
| 0   | 0      | 0    | 1      | 0  | 0     | 0   | Λ σ                                                                       |
| 0   | 0      | 1    | 0      | 0  | 0     | 0   |                                                                           |
| 0   | 0      | 1    | 1      | 1  | 0     | 0   | (00 1) <del>&lt; (01 0) <b>&lt; (10 1</b>)</del>                          |
| 0   | 1      | 0    | 0      | 0  | 0     | 1   |                                                                           |
| 0   | 1      | 0    | 1      | 1  | 0     | 1   |                                                                           |
| 0   | 1      | 1    | 0      | 1  | 0     | 1   | $(001) \longrightarrow (100) \longrightarrow (101)$                       |
| 0   | 1      | 1    | 1      | 0  | 0     | 1   |                                                                           |
| 1   | 0      | 0    | 0      | 1  | 1     | 0   | V = 1                                                                     |
| 1   | 0      | 0    | 1      | 0  | 1     | 0   | X = 1                                                                     |
| 1   | 0      | 1    | 0      | 0  | 1     | 0   |                                                                           |
| 1   | 0      | 1    | 1      | 1  | 1     | 0   | (011) $(111)$ $(110)$                                                     |
| 1   | 1      | 0    | 0      | 0  | 1     | 1   |                                                                           |

4.9 Starting from state 00 in the state diagram of Figure 4-15(a), determine the state transitions and output sequence that will be generated when an input sequence of 10011011110 is applied.

### Solution 4.9:



| <b>Present State</b> | 00 | 01 | 00 | 00 | 01 | 11 | 00 | 01 | 11 | 10 | 10 |
|----------------------|----|----|----|----|----|----|----|----|----|----|----|
| Input                | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 0  |
| Output               | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 1  |
| Next State           | 01 | 00 | 00 | 01 | 11 | 00 | 01 | 11 | 10 | 10 | 00 |

4-13. \*Design a sequential circuit with two D flip-flops A and B and one input X. When X = 0, the state of the circuit remains the same. When X = 1, the circuit goes through the state transitions from 00 to 10 to 11 to 01, back to 00, and then repeats.

### Solution 4.13:

(a) State diagrams:

(b) State table:

|                    | $\mathbf{V}$     | = 1              |                  |
|--------------------|------------------|------------------|------------------|
|                    | $\Lambda$        | - I              |                  |
|                    |                  |                  |                  |
| $\vee$ 00 $\vdash$ | <b>→</b> ( 10 )— | <b>→</b> ( 11 )— | <b>→</b> ( 01 /⁄ |
| ( 00 )             | ( 10 )           |                  |                  |
|                    |                  |                  |                  |

(c) State/Input equations:

| Present<br>state |   | Input |   | Next<br>state |  |  |
|------------------|---|-------|---|---------------|--|--|
| Α                | В | X     | A | В             |  |  |
| 0                | 0 | 0     | 0 | 0             |  |  |
| 0                | 0 | 1     | 1 | 0             |  |  |
| 0                | 1 | 0     | 0 | 1             |  |  |
| 0                | 1 | 1     | 0 | 0             |  |  |
| 1                | 0 | 0     | 1 | 0             |  |  |
| 1                | 0 | 1     | 1 | 1             |  |  |
| 1                | 1 | 0     | 1 | 1             |  |  |
| 1                | 1 | 1     | 0 | 1             |  |  |

| ) , | A |   |   | E | 3 |
|-----|---|---|---|---|---|
|     |   |   | 1 |   |   |
| /   | Δ | 1 | 1 |   | 1 |
|     |   |   | > | ( |   |

$$D_A = A\overline{X} + \overline{B}X$$



$$D_{B} = AX + B\overline{X}$$

(d) Logic diagram:

Skip, Draw your own.

- 4-20. A Universal Serial Bus (USB) communication link requires a circuit that produces the sequence 00000001. You are to design a synchronous sequential circuit that starts producing this sequence for input E = 1. Once the sequence starts, it completes. If E = 1, during the last output in the sequence, the sequence repeats. Otherwise, if E = 0, the output remains constant at 1.
  - (a) Draw the Moore state diagram for the circuit.
  - (b) Find the state table and make a state assignment.
  - (c) Design the circuit using D flip-flops and logic gates.

A reset should be included to place the circuit in the appropriate initial state at which E is examined to determine if the sequence of constant 1s is to be produced.

4-21. Repeat Problem 4-20 for the sequence **01111110** that is used in a different communication network protocol.

### Solution 4.21:

(a) State diagram



## **Solution 4.21-Continue before:**

(b) State:

(d) Logic diagram

| Present state | Next<br>For I | Output |   |  |
|---------------|---------------|--------|---|--|
| $D_2D_1D_0$   | E=0 E=1       |        | Z |  |
| 000           | 001           | 001    | 0 |  |
| 001           | 010           | 010    | 1 |  |
| 010           | 011           | 011    | 1 |  |
| 011           | 100           | 100    | 1 |  |
| 100           | 101           | 101    | 1 |  |
| 101           | 110           | 110    | 1 |  |
| 110           | 111           | 111    | 1 |  |
| RESET (111    | 111           | 000    | 0 |  |



(c) State Equation:

$$\begin{split} &D_{2}(t+1) = D_{2}\overline{D_{1}} + D_{2}\overline{D_{0}} + \overline{D_{2}}D_{1}D_{0} + D_{2}\overline{E} \ (D_{2}D_{1}D_{0}\overline{E}) \\ &D_{1}(t+1) = D_{1}\overline{D_{0}} + \overline{D_{1}}D_{0} + D_{2}D_{0}\overline{E} \ (D_{2}D_{1}\overline{E}, \ D_{2}D_{1}D_{0}\overline{E}) \\ &D_{0}(t+1) = \overline{D_{0}} + D_{2}D_{1}\overline{E} \ (D_{2}D_{1}D_{0}\overline{E}) \\ &Z = \overline{D_{2}D_{1}D_{0} + \overline{D_{2}}D_{1}D_{0}} = D_{1}\overline{D_{0}} + D_{2}\overline{D_{1}} + \overline{D_{2}}D_{0} = \overline{D_{1}}D_{0} + \overline{D_{2}}D_{1} + D_{2}\overline{D_{0}} \end{split}$$

4-22. +The sequence in Problem 4-21 is a flag used in a communication network that represents the beginning of a message. This flag must be unique. As a consequence, at most five 1s in sequence may appear anywhere else in the message. Since this is unrealistic for normal message content, a trick called zero insertion is used. The normal message, which can contain strings of 1s longer than 5, enters input X of a sequential zero-insertion circuit. The circuit has two outputs, Z and S. When a fifth 1 in sequence appears on X, a 0 is inserted in the stream of outputs appearing on Z and the output S = 1, indicating to the circuit supplying the zero-insertion circuit with inputs that it must stall and not apply a new increator one clock cycle. This is necessary because the insertion Sequence Generator one clock cycle. This is necessary the input sequence of the stall. Zero insertion is illustrated by the following examp Problem: Flageriout the stall. Zero insertion is illustrated by the following examp Problem:

| Sequence on X without any stalls: | 011111 0011111     | 100001011110101 |
|-----------------------------------|--------------------|-----------------|
| Sequence on X with stalls:        | 011111 1 0011111 1 | 100001011110101 |
| Sequence on Z:                    | 011111 0 0011111 0 | 100001011110101 |
| Sequence on S:                    | 000000 1 0000000 1 | 000001011110101 |

- (a) Find the state diagram for the circuit.
- (b) Find the state table for the circuit and make a state assignment.
- (c) Find an implementation of the circuit using *D* flip-flops and logic gates.

### **Solution 4.22-Continue before:**

#### (a) State diagram

电路需要能够接受带有停顿的输入序列,出现连续5个"1"以后指示输入停止1位并插入1位"0"(接收时将忽略插入的"0"),此时输出Z=0,S=1。因此状态图为:

#### (b) State table

| Present state |   | Input | Next state |   |   | Output |   |   |
|---------------|---|-------|------------|---|---|--------|---|---|
| Α             | В | С     | X          | A | В | C      | Z | s |
| 0             | 0 | 0     | 0          | 0 | 0 | 0      | 0 | 0 |
| 0             | 0 | 0     | 1          | 0 | 0 | 1      | 1 | 0 |
| 0             | 0 | 1     | 0          | 0 | 0 | 0      | 0 | 0 |
| 0             | 0 | 1     | 1          | 0 | 1 | 0      | 1 | 0 |
| 0             | 1 | 0     | 0          | 0 | 0 | 0      | 0 | 0 |
| 0             | 1 | 0     | 1          | 0 | 1 | 1      | 1 | 0 |
| 0             | 1 | 1     | 0          | 0 | 0 | 0      | 0 | 0 |
| 0             | 1 | 1     | 1          | 1 | 0 | 0      | 1 | 0 |
| 1             | 0 | 0     | 0          | 0 | 0 | 0      | 0 | 0 |
| 1             | 0 | 0     | 1          | 1 | 0 | 1      | 1 | 0 |
| 1             | 0 | 1     | 0          | 0 | 0 | 0      | 0 | 1 |
| 1             | 0 | 1     | 1          | 0 | 0 | 0      | 0 | 1 |



#### - (c) State Equation

$$\begin{split} D_A &= A\overline{C}X + BCX \\ D_B &= B\overline{C}X + \overline{A}\overline{B}CX \\ D_C &= \overline{C}X \\ Z &= \overline{A}X + \overline{C}X = (\overline{A} + \overline{C})X \\ S &= AC \end{split}$$

# **Solution 4.22-Continue before:**

### (d) Logic diagram



**4-25.** A pair of signals Request (R) and Acknowledge (A) is used to coordinate transactions between a CPU and its I/O system. The interaction of these signals is often referred to as a "handshake." These signals are synchronous with the clock and, for a transaction, are to have their transitions always appear in the order shown in Figure 4-53. A handshake checker is to be designed that will verify the transition order. The checker has inputs, R and R asynchronous reset signal, RESET, and output, Error (R). If the transitions in a handshake are in order, R = 0. If the transitions are out of order, then R becomes 1 and remains at 1 until the asynchronous reset signal (R = 1) is applied to the CPU.



- (a) Find the state diagram for the handshake checker.
- (b) Find the state table for the handshake checker.

## **Solution 4.25-Continue before:**





# **Solution 4.25-Continue before:**

### (b) State table

| Pres | Present state |   | Inp | uts | 1 | Next s | state | Output |
|------|---------------|---|-----|-----|---|--------|-------|--------|
| В    | C             | D | R   | A   | E | 3 0    | D     | E      |
| 0    | O             | O | 0   | 0   | O | 0      | 0     | 0      |
| O    | O             | O | O   | 1   | 1 | O      | O     | 1      |
| O    | O             | O | 1   | O   | O | 0      | 1     | O      |
| O    | O             | O | 1   | 1   | 1 | O      | O     | 1      |
| O    | O             | 1 | O   | O   | 1 | O      | O     | 1      |
| O    | O             | 1 | O   | 1   | 1 | O      | O     | 1      |
| O    | O             | 1 | 1   | O   | O | 0      | 1     | O      |
| O    | O             | 1 | 1   | 1   | C | 1      | O     | O      |
| O    | 1             | O | O   | O   | 1 | O      | O     | 1      |
| O    | 1             | O | O   | 1   | O | 1      | 1     | O      |
| O    | 1             | O | 1   | O   | 1 | O      | O     | 1      |
| O    | 1             | O | 1   | 1   | O | 1      | O     | O      |
| - 0  | 1             | 1 | O   | O   | C | 0      | O     | 0      |
| O    | 1             | 1 | O   | 1   | C | 1      | 1     | O      |
| O    | 1             | 1 | 1   | O   | 1 | O      | O     | 1      |
| O    | 1             | 1 | 1   | 1   | 1 | O      | O     | 1      |
| 1    | O             | O | O   | O   | 1 | O      | O     | 1      |
| 1    | O             | O | O   | 1   | 1 | O      | O     | 1      |
| 1    | O             | O | 1   | O   | 1 | 0      | O     | 1      |
| 1    | 0             | O | 1   | 1   | 1 | 0      | 0     | 1      |

- 4-29. +The state table for a 3-bit twisted ring counter is given in Table 4-15. This circuit has no inputs, and its outputs are the uncomplemented outputs of the flip-flops. Since it has no inputs, it simply goes from state to state whenever a clock pulse occurs. It has an asynchronous reset that initializes it to state 000.
- (a) Design the circuit using D flip-flops and assuming the unspecified next states are don't-care conditions.
- (b) Add the necessary logic to the circuit to initialize it to state 000 on power-up master reset.
- (c) In the subsection "Designing with Unused States" of Section 4-5, three techniques for dealing with situations in which a circuit accidentally enters an unused state are discussed. If the circuit you designed in parts (a) and (b) is used in a child's toy, which of the three techniques given would you apply? Justify your decision.

| Present S  | State | Next State |
|------------|-------|------------|
| ABC        |       | ABC        |
| 000<br>100 |       | 100<br>110 |
| 110        | 010   | ? 111      |
| 111        | 101   | 011        |
| 011        |       | 001        |
| 001        |       | 000        |

- (d) Based on your decision in part (c), redesign the circuit if necessary.
- (e) Repeat part (c) for the case in which the circuit is used to control engines on a commercial airliner. Justify your decision.
  - (f) Repeat part (d) based on your decision in part (e).

### **Solution 4.29-Continue before:**

(a) -State table with don't-care conditions

|       |   |    |   |       | (a) Ct |
|-------|---|----|---|-------|--------|
| 现态    |   | 次态 |   | 输出    | (a)-St |
| A B C | A | В  | C | XYZ   | $D_A$  |
| 0 0 0 | 1 | 0  | 0 | 0 0 0 | $D_B$  |
| 0 0 1 | 0 | 0  | 0 | 0 0 1 | $D_C$  |
| 0 1 0 | 1 | 0  | 1 | 0 1 0 |        |
| 0 1 1 | 0 | 0  | 1 | 0 1 1 | (a)-Lo |
| 1 0 0 | 1 | 1  | 0 | 1 0 0 | S      |
| 1 0 1 | 0 | 1  | 0 | 1 0 1 |        |
| 1 1 0 | 1 | 1  | 1 | 1 1 0 | -      |
| 1 1 1 | 0 | 1  | 1 | 1 1 1 | -      |

(a)-State/input Equation &output Equation

$$D_{A} = \overline{C} \qquad X = A$$

$$D_{B} = A \qquad Y = B$$

$$D_{C} = B \qquad Z = C$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad S$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = B \qquad Y = B$$

$$A = A \qquad Y = A$$

$$A = A \qquad Y = B$$

$$A = A \qquad Y = A$$

(b) 将各触发器异步复位端(信号)配置为SR = 0 Reset。加电复位用异步更方便。

Clear 
$$A = Clear B = Clear C = Reset$$

(c~d) This circuit using the design in (a), does return from the invalid states to a valid state automatically after one or two clock periods. The circuit is suitable for child's toy, but not for life critical applications. In the case of the child's toy, it is the cheapest implementation. If an error occurs the child just needs to reset it.

## **Solution 4.29-Continue before:**

(e~f) In life critical applications, the immediate detection of errors is critical. The circuit above enters invalid states for some errors.

For a life critical application, additional circuitry is needed for immediate detection of the error :

$$E = A\overline{B}C + \overline{A}B\overline{C}$$

- **4-58.** A set of waveforms applied to two D flip-flops is shown in Figure 4-56. These waveforms are applied to the flip-flops shown along with the values of their timing parameters.
  - (a) List the time(s) at which there are timing violations in signal D1 for flip-flop 2.
  - **(b)** List the time(s) at which there are timing violations in signal D2 for flip-flop 2.



### **Solution 4.58-Continue before:**



- (a)There is a setup time violation at 28ns near clock rising edge about D1.
- (b)There is a hold time violation at 16ns and a setup time violation at 24ns for D2.



**4-59.** \*A sequential circuit is shown in Figure 4-49. The timing parameters for the gates and flip-flops are as follows:

Inverter:  $t_{pd} = 0.01 \text{ ns}$ ; XOR gate:  $t_{pd} = 0.04 \text{ ns}$ Flip-flop:  $t_{pd} = 0.08 \text{ ns}$ ,  $t_{s} = 0.02 \text{ ns}$ , and  $t_{h} = 0.01 \text{ ns}$ 

- (a)Find the longest path delay from an external circuit input passing through gates only to an external circuit output.
- (b) Find the longest path delay in the circuit from an external input to positive clock edge.
  - (c) Find the longest path delay from positive clock edge to output.
  - (d) Find the longest path delay from positive clock edge to positive clock edge.

(e) Determine the maximum frequency of operation of the circuit in megahertz (MHz).



### Solution 4.59



(a) 
$$t_{delay} = t_{pdXOR} + t_{pdXOR} = 0.04 + 0.04 = 0.08 \text{ ns}$$

(b) 
$$t_{\text{delay}} = t_{\text{pdXOR}} + t_{\text{pdINV}} + t_{\text{sFF}} = 0.04 + 0.01 + 0.02 = 0.07 \text{ ns}$$

(c) 
$$t_{delay} = t_{pdFF} + 2 t_{pdXOR} = 0.08 + 2(0.04) = 0.16 \text{ ns}$$

(d) 
$$t_{\text{delay-clock edge to clock edge}} = t_{\text{pdFF}} + t_{\text{pdXOR}} + t_{\text{pdINV}} + t_{\text{sFF}}$$
  
= 0.08+ 0.04 + 0.01+ 0.02 = 0.15 ns

(e) 
$$f_{\text{max}} = 1/t_{\text{delay-clock edge to clock edge}} = 1/0.15 \text{ ns} = 6.67 \text{ GHz}$$

Comment: The clock frequency may need to be lower due to other delay paths that pass outside of the circuit into its environment. Calculation of this frequency cannot be performed in this case since data for paths through the environment is not provided.

5-3. An integrated circuit logic family has NAND gates with a fan-out of eight standard loads and buffers with a fan-out of 16 standard loads. Sketch a schematic showing how the output signal of a single NAND gate can be applied to 38 other gate inputs, using as few buffers as possible. Assume that each input is one standard load.

### Solution 5.3:



- **5-4.** (a) Given a 256×8 ROM chip with an enable input, show the external connections necessary to construct a 1K×16 ROM with eight chips and a decoder.
- **(b)** How many 256×8 ROM chips would be required to construct a 4K×32 ROM?



5-12. The following is the truth table of a three-input, four-output combinational circuit. Obtain the equations for programming the PAL device shown in Figure 5-10.

### Solution 5.12:

Figure 5-10 uses 3-input OR gates:

A, B, and D each require three or fewer product terms so can be implemented with 3-input OR gates.

| Inputs |   |   | Outputs |   |   |   |
|--------|---|---|---------|---|---|---|
| X      | Υ | z | Α       | В | С | D |
| 0      | 0 | 0 | 0       | 1 | 0 | 0 |
| 0      | 0 | 1 | 1       | 1 | 1 | 1 |
| 0      | 1 | 0 | 1       | 0 | 1 | 1 |
| 0      | 1 | 1 | 0       | 1 | 0 | 1 |
| 1      | O | 0 | 1       | 0 | 1 | 0 |
| 1      | 0 | 1 | 0       | 0 | 0 | 1 |
| 1      | 1 | 0 | 1       | 1 | 1 | 0 |
| 1      | 1 | 1 | 0       | 1 | 1 | 1 |











## **Solution 5.12-Continue before:**

C requires four terms so cannot be implemented with a 3-input OR gate. But because the first PAL device output can used as an input to implement other functions it can be assigned to A and A can then be used to implement C using just two inputs of a 3-input OR gate.



- **6-6.** \*A ring counter is a shift register, as in Figure 6-9, with the serial output connected to the serial input.
- (a) Starting from an initial state of, list the sequence of states of the four flip-flops after each shift.
- **(b)** Beginning in state 10...0, how many states are there in the count sequence of an *n*-bit ring counter?

#### Solution 6.6:

The circuit diagram of the ring counter is as follows:



- (a) 1000 0100 0010 0001 1000 ......
- (b) States number = n

**6-13.** Using two binary counters of the type shown in Figure 6-14 and logic gates, construct a binary counter that counts from decimal 11 through decimal 233. Also, add an additional input and logic to the counter to initialize it synchronously to 11 when the signal INIT is 1.

### Solution 6.13:

Counts from decimal:  $11 \rightarrow (233)_{10} ==> (1011)_2 \rightarrow (1110\ 1001)_2 = (E9)_{16}$ 

CLK

INIT =1: Counter =  $(1011)_2$ Decimal To Carry 9



Counter = E9, Load **0000 1011** 

**6-16.** Use *D*-type flip-flops and gates to design a counter with the following repeated binary sequence: 0, 2, 1, 3, 4, 6, 5, 7.

### Solution 6.16:

(a) State diagram:



(b) State Table:

| Present state | Nest state |
|---------------|------------|
| ABC           | ABC        |
| 000           | 0 1 0      |
| 0 0 1         | 011        |
| 0 1 0         | 0 0 1      |
| 0 1 1         | 100        |
| 100           | 110        |
| 101           | 111        |
| 110           | 101        |
| 111           | 000        |

(c) State equation and input equation

$$\begin{aligned} &D_{A} = A_{t+1} = A\overline{B} + A\overline{C} + \overline{A}BC \\ &D_{B} = B_{t+1} = \overline{B} \\ &D_{C} = C_{t+1} = \overline{B}C + B\overline{C} = B \oplus C \end{aligned}$$

(d) The circuit diagram

Skip, Do it by yourself!

**6-17.** Draw the logic diagram of a 4-bit register with mode selection inputs *S*1 and *S*0. The register is to be operated according to the function table below.

| S <sub>1</sub> | s₀ | Register Operation  |
|----------------|----|---------------------|
| 0              | 0  | No change           |
| 0              | 1  | Complement output   |
| 1              | 0  | Load parallel data  |
| 1              | 1  | Clear register to 0 |

### Solution 6.17:

"与"门使能直接构成多路选择器,选择控制是S₁S₀: The basic cell of the register is as follows



**6-19.** \*Show the diagram of the hardware that implements the register transfer statement :

C3: 
$$R2 \leftarrow R1$$
,  $R1 \leftarrow R2$ 

### Solution 6.19:

典型的寄存器传输,C3同时控制寄存器Load加载信号:



**6-23.** A register cell is to be designed for an 8-bit register *A* that has the following register transfer functions:

C0: 
$$A \leftarrow A \cap B$$
, C1:  $A \leftarrow A \cup \overline{B}$ 

Find optimum logic using AND, OR, and NOT gates for the *D* input to the *D* flip-flop in the cell.

### Solution 6.23:

典型寄存器传输操作控制:

寄存器传输 + 微操作

 $C_0$  =1时,与门1使能 $A \cap B$  传输进或门;

 $C_0$  =0时,  $A \cap B$  传输禁止传输。

 $C_1$  =1时,与门2~3使能 A、 $\overline{B}$ 传输进入

或门运算AUB;

 $C_1 = 0$ 时,与门2~3禁止  $A \setminus \overline{B}$ 传输。

问:此电路设计合理吗?

提示: C<sub>0</sub>C<sub>1</sub> = 11,??

 $C_0C_1 = 00$  , ? ?



# 改进

C0:  $A \leftarrow A \cap B$ , C1:  $A \leftarrow A \cup \overline{B}$ 

| $C_0$ $C_1$ | АВ  | $A_{(t+1)}$ |
|-------------|-----|-------------|
| 0 0         | 0 0 | 0           |
| 0 0         | 0 1 | 0           |
| 0 0         | 1 0 | 1           |
| 0 0         | 1 1 | 1           |
| 0 1         | 0 0 | 1           |
| 0 1         | 0 1 | 0           |
| 0 1         | 1 0 | 1           |
| 0 1         | 1 1 | 1           |
| 1 0         | 0 0 | 0           |
| 1 0         | 0 1 | 0           |
| 1 0         | 1 0 | 0           |
| 1 0         | 1 1 | 1           |
| 1 1         | 0 0 | 0           |
| 1 1         | 0 1 | 0           |
| 1 1         | 1 0 | 1           |
| 1 1         | 1 1 | 1           |



6-27. \*Two register transfer statements are given (otherwise, R1 is unchanged):

C1: R1  $\leftarrow$  R1 + R2 Add R2 to R1  $\overline{\text{C1}}$  C2: R1  $\leftarrow$  R1 + 1 Increment R1

- (a) Using a 4-bit counter with parallel load as in Figure 6-14 and a 4-bit adder as in Figure 4-5, draw the logic diagram that implements these register transfers.
- **(b)** Repeat part (a) using a 4-bit adder as in Figure 3-43 plus external gates as needed. Compare with the implementation in part (a).

### Solution 6.27:

(a) C1 C2=11 时,Load=C1=0,禁止加载,CRT4计数,实现Increment R1; C1C2=1x时,CRT4计数禁止,Load=C1=1,加载ADD4输出,实现Add R2 to R1。



### Solution 6.27-Continue before:

**(b)** Repeat part (a) using a 4-bit adder as in Figure 3-43 plus external gates as needed. Compare with the implementation in part (a).

 $\overline{C1}$  C2=11 时,ADD4输入:CI= $\overline{C1}$ =1,B被与门禁止输入,此时实现 R1  $\leftarrow$  R1+1;C1C2 =1x时,ADD4输入:CI= $\overline{C1}$ =0,与门使能B正常输入,实现R1  $\leftarrow$  R1+1R2。



#### Computer Systems Laboratory

**6-34.** \*The content of a 4-bit register is initially 0101. The register is shifted eight times to the right, with the sequence 10110001 as the serial input. The leftmost bit of the sequence is applied first. What is the content of the register after each shift?

#### Solution 6.34:

The leftmost bit of the sequence is applied first:  $10110001 \rightarrow 10001101$ 

7-1. \*The following memories are specified by the number of words times the number of bits per word. How many address lines and input—output data lines are needed in each case? (a) 48K×8, (b) 512K×32, (c) 64M×64, and (d) 2G×1.

### **Solution 7.1:**

| No  | Problem     | Address lines                                | I-O<br>data lines |
|-----|-------------|----------------------------------------------|-------------------|
| (a) | 48 k×8      | $2^{5+10}=32K < 2^{6+10}=64K \rightarrow 15$ | 8                 |
| (b) | 512 k×32    | $2^{9+10} = 512K$ $\rightarrow 29$           | 32                |
| (c) | 64M k×64    | $2^{6+20} = 64M$ $\rightarrow 26$            | 64                |
| (d) | $2G\times1$ | $2^{1+30}=2G$ $\longrightarrow 31$           | 1                 |

- 7-4. Assume that the largest decoder that can be used in an  $m \times 1$  RAM chip has 14 address inputs and that coincident decoding is employed. In order to construct RAM chips that contain more one-bit words than m, multiple RAM cell arrays, each with decoders and read/write circuits, are included in the chip.
- (a) With the decoder restrictions given, how many RAM cell arrays are required to construct a 2G ×1 RAM chip?
- (b) Show the decoder required to select from among the different RAM arrays in the chip and its connections to address bits and cell array select (CS) bits.

#### Solution 7.4:

(a) Due to the row and column decodes, and each decoder has 14 address inputs, Basic cell RAM has 28bit address range.

$$m = 2^{14} \times 2^{14} = 2^{28} = 256M$$
  
RAM chip =  $2G(2^{31}) \div 256M(2^{28}) = 2^3 = 8$ 

## **Solution 7.4-Continue before:**

(b) Show the decoder required to select from among the different RAM arrays in the chip and its connections to address bits and cell array select (CS) bits.

For construct a 2G×1 RAM, there are 8 chips, to be required a 3-8 decoder Logic connecting Diagram is as follows:



7-5. A DRAM has 15 address pins and its row address is 1 bit longer than its column address. How many addresses, total, does the DRAM have?

### Solution 7.5:

- DRAM has 15 address pins
- ROW address = Column address + 1
- To maximize design, Column address is given 15-1=14 bit

Then may be: ROW address = 15 bit

DRAM have 15+14= 29 bit addresses

DRAM addresses range =  $2^{29} = 512M$ 

- 7-8. \*(a) How many 128K × 16 RAM chips are needed to provide a memory capacity of 2 MB?
- (b) How many address lines are required to access 2 MB? How many of these lines are connected to the address inputs of all chips?
- (c) How many lines must be decoded to produce the chip select inputs? Specify the size of the decoder.

#### Solution 7.8:

- (a) Chips for 2 MB = 2MB÷ $(128K\times2)$ = $2^{21}$ ÷ $2^{17+1}$ = $2^3$ =8
- (b) Address lines to access 2 MB =  $(\log_2 2^{21}) = 21$ lines for basic chips =  $(\log_2 128K \times 2) = \log_2 2^{18} = 18$ lines are input to all chips =  $(\log_2 128K) = \log_2 2^{17} = 17$

another one address line  $A_0$  is byte select from 16-bit word

(c) Address lines for CS = 21 - 18 = 3: CS:  $A_{20} \sim A_{18}$ 

size of the decoder = 3 to 8 lines

